Product Information
The Verilog language is a hardware description language which provides a means of specifying a digital system at a wide range of levels of abstraction. The language supports the early conceptual stages of design with its behavioral level of abstraction, and the later implementation stages with its structural level of abstraction. The language provides hierarchical constructs, allowing the designer to control the complexity of a description. Verilog was originally designed in the winter of 1983/84 as a proprietary verification/simulation product. Since then, several other proprietary analysis tools have been developed around the language, including a fault simulator and a timing analyzer; the language being instrumental in providing consistency across these tools. Now, the language is openly available for any tool to read and write. This book introduces the language. It is sometimes difficult to separate the language from the simulator tool because the dynamic aspects of the language are defined by the way the simulator works. Where possible, we have stayed away from simulator-specific details and concentrated on design specification, but have included enough information to be able to have working executable models. The book takes a tutorial approach to presenting the language.Product Identifiers
PublisherSpringer-Verlag New York Inc.
ISBN-139781461367840
eBay Product ID (ePID)152565706
Product Key Features
Number of Pages223 Pages
LanguageEnglish
Publication NameThe Verilog (R) Hardware DESCRIPTION Language
Publication Year2012
SubjectComputer Science, Physics
TypeTextbook
AuthorDonald E. Thomas, Philip R. Moorby
Subject AreaElectrical Engineering
Dimensions
Item Height235 mm
Item Weight379 g
Additional Product Features
Country/Region of ManufactureUnited States
Title_AuthorDonald E. Thomas, Philip R. Moorby