Product Information
iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.Product Identifiers
PublisherSpringer-Verlag New York Inc.
ISBN-139780387938196
eBay Product ID (ePID)87323897
Product Key Features
Number of Pages572 Pages
LanguageEnglish
Publication NameStatic Timing Analysis for Nanometer Designs: a Practical Approach
Publication Year2009
SubjectEngineering & Technology, Computer Science, Physics
TypeTextbook
AuthorJ. Bhasker, Rakesh Chadha
FormatHardcover
Dimensions
Item Height235 mm
Item Weight2210 g
Additional Product Features
Country/Region of ManufactureUnited States
Title_AuthorJ. Bhasker, Rakesh Chadha